# Measuring the maximum clock frequency of a circuit with Quartus II: TimeQuest tool

# Procesado Digital de la Señal en FPGA

2020/2021

# **Timing**

#### What introduce delays in a circuit implemented on an FPGA device?

- Combinational logic: LUTs, carry propagation logic & embedded multipliers
- Registers
- Routing resources: wires, routing muxes, switches





# **Timing**

#### Flip-flop timing parameters



- t<sub>su</sub> (set-up time): amount of time the data must be held steady before the clock edge
- t<sub>h</sub> (hold time): amount of time the data must be held steady after the clock edge
- t<sub>pFF</sub> (propagation time) is the clock-tooutput delay



- Setup and hold times must be guarantee to sample the data properly
- If setup and hold times are violated
  - ⇒ Metastable behavior (unpredectible output)

# Timing: Maximum working frequency?



#### Working frequency in FPGAs?

#### It depends on:

- the target technology (e.g. Cyclone IV f<sub>clk</sub> < 250 MHz)
- the critical path of the implemented circuit



# Critical path COMBINATORIAL LOGIC + ROUTING CLK $T_{p\_min} = t_{pFF} + t_{p\_LCR} + t_{su}$ $F_{max} \leq 1/Tp\_min$

# How to measure the max. working fclk of a block?

- 1. Build a wrapper to instance the block and register all the inputs and outputs
- 2. Write the create\_clock constraint in a .sdc file to fix the target clock frequency
- 3. Run the STA tool: TimeQuest tool



Quatus II provides the TimeQuest tool to analyze the timing of the circuit



A constrain file file\_name.sdc has to be added including the timing constrains

#### **SDC** timing constrains



#### How to know if a circuit runs at fclk?



#### How to know if a circuit runs at fclk?











#### **Chip Planner**



#### **Resource Property Editor**

